

# **DATA SHEET**

(DOC No. HM01B0-DS)

# <sup>≫</sup>HM01B0

1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor Preliminary version 06 July, 2017

Himax Imaging, Inc.

1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor



July, 2017

#### **Features**

- Ultra Low Power Image Sensor designed for Always-on vision devices and applications
- High sensitivity 3.6
   µ BrightSense<sup>™</sup> pixel technology
- 324 x 324 active pixel resolution with support for QVGA window, vertical flip and horizontal mirror readout
- <1.1mW QQVGA resolution at 30FPS,</li><2mW QVGA resolution at 30FPS</li>
- Programmable black level calibration target, frame size, frame rate, exposure, analog gain (up to 8x) and digital gain (up to 4x)
- Automatic exposure and gain control loop with support for 50 / 60Hz flicker avoidance
- Flexible 1-bit, 4-bit and 8-bit video data interface with video frame and line sync
- Motion Detection circuit with programmable ROI and detection threshold with digital output to serve as an interrupt
- On-chip self oscillator
- I2C 2-wire serial interface for register access
- CSP and Bare Die sensor package option
- High CRA for low profile module design

#### **Key Parameters**

| Sensor parameters               | Value                        |
|---------------------------------|------------------------------|
| Pixel Array (Active/ Effective) | 324 x 324 / 320 x 320        |
| Pixel Size                      | 3.6µm x 3.6µm                |
| Image Diagonal                  | 1.63mm                       |
| Optical Format                  | Full frame 1/11"; QVGA 1/13" |
| Color Filter Array              | Bayer, Monochrome            |
| Shutter Type                    | Electronic Rolling Shutter   |
| Frame Rate (Max.)               | 8-bit, 320p 45FPS @ 6MHz     |
| (8-bit interface)               | 8-bit, QVGA 60FPS @ 6MHz     |
| Frame Rate MAX                  | 8-bit, 320p 45FPS @ 12MHz    |
| (4-bit interface)               | 8-bit, QVGA 60FPS @ 12MHz    |
| Frame Rate MAX                  | 8-bit, 320p 30FPS@ 36MHz     |
| (1-bit interface)               | 8-bit, QVGA 45FPS @ 36MHz    |
| S/N Ratio <sub>MAX</sub>        | 38.7dB                       |
| Dynamic Range (1x / 8x)         | 64dB / 70dB                  |
| Sensitivity @ 530nm             | 5.6 V / Lux-sec              |
| Pixel CRA <sub>MAX</sub>        | 30°                          |

| Sensor parameters         | Value                           |
|---------------------------|---------------------------------|
| V ////(C                  | AVDD 2.8V                       |
| Supply Voltage (Typ.)     | DVDD (LDO) 1.5V (1.8, 2.8V)     |
|                           | IOVDD 1.8 / 2.8V                |
| Input Reference Clock     | 3 – 36MHz                       |
| Serial Interface          | I2C, 400kHz max.                |
| Video Data Interface      | 8-bit, 4-bit, 1-bit data output |
| video Data interrace      | FVLD, LVLD, PCLK                |
| Pixel Clock (PCLK) (MAX.) | 36MHz                           |
| Output Format             | 6-bit / 8-bit RAW               |
| Digital Output            | Motion Interrupt (Active High)  |
| Control Loop              | Black Level, Exposure / Gain    |
|                           | 8-bit, QQVGA 30FPS 1.1mW        |
| Power Consumption (Typ.)  | 8-bit, QVGA 30FPS <2mW          |
| Power Consumption (Typ.)  | 8-bit, QVGA 60FPS <4mW          |
|                           | Standby 200µW                   |
| Tomporatura               | Operating -20 °C to 85 °C       |
| Temperature               | Stable Image 0 °C to 60 °C      |

#### **Order Information**

| Part no.    | Color option | Operating / Storage temperature     | Package  |
|-------------|--------------|-------------------------------------|----------|
| HM01B0-AWA  | RGB          | - 20 °C to 85 °C / - 30 °C to 85 °C | CSP      |
| HM01B0-MWA  | Mono         | - 20 °C to 85 °C / - 30 °C to 85 °C | CSP      |
| HM01B0-AGA  | RGB          | - 20 °C to 85 °C / - 30 °C to 85 °C | Bare Die |
| HM01B0- MGA | Mono         | - 20 °C to 85 °C / - 30 °C to 85 °C | Bare Die |
| HM01B0-ANA  | RGB          | - 20 °C to 85 °C / - 30 °C to 85 °C | NeoPAC   |
| HM01B0- MNA | Mono         | - 20 °C to 85 °C / - 30 °C to 85 °C | NeoPAC   |

1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor



## **Revision History**

| Version     | Date       | Description of changes                                                                              |
|-------------|------------|-----------------------------------------------------------------------------------------------------|
| 01          | 2016/02/04 | New setup.                                                                                          |
| 02          | 2016/02/04 | Add test pattern for QQVGA mode.                                                                    |
| 02          | 2010/04/20 | 2. Modify QVGA window readout and full frame size.                                                  |
|             |            |                                                                                                     |
|             |            | <ul><li>3. Modify clock divider.</li><li>4. Remove hardware trigger N frame output mode.</li></ul>  |
|             |            |                                                                                                     |
|             |            | 5. Modify IOVDD voltage to 1.8V /2.8V.                                                              |
|             |            | <ul><li>6. Correct AGAIN setting.</li><li>7. Constraint for line length and frame length.</li></ul> |
|             |            | 8. The minimum integration time is 2 rows.                                                          |
|             |            | 9. Modify PCLKO polarity in gate mode.                                                              |
|             |            | 10. Correct wrong pin name HSYNC and VSYNC in IO control                                            |
|             |            | options.                                                                                            |
|             |            | 11. Modify maximum frame rate from 51 FPS to 45 FPS for full frame.                                 |
|             |            | 12. Add description: QQVGA do not support the Bayer sensor version.                                 |
|             |            | 13. Modify stop mode to standby mode in rest.                                                       |
|             |            | 14. Add bare die package and 8 bit parallel interface for bare die.                                 |
| 03          | 2016/05/13 | Modify the description in Monochrome QQVGA using Pixel Binning                                      |
| 03          | 2010/03/13 | and Features                                                                                        |
|             |            | 2. Rename 5.2.1, 5.2.2,5.3.1 and 5.3.2                                                              |
|             |            | 3. Add output pin status control by register and remove IO status in                                |
|             |            | table 4.                                                                                            |
|             |            | 4. Remove register of GROI and RGB stat ratio.                                                      |
|             |            | 5. Add sensor address control register.                                                             |
|             |            | 6. Modify clock divider.                                                                            |
|             |            | 7. Add VSYNC, HSYNC shift register.                                                                 |
|             |            | 8. Modify power consumption QQVGA 30FPS from 670 µW to 1.1mW.                                       |
| 04          | 2016/08/22 | Page 2                                                                                              |
|             | 7          | Modify 'Key Parameters'.                                                                            |
|             |            | Page 15                                                                                             |
|             | 0.\\\      | 2. Modify 'Figure 4.1: ISP blocks'.                                                                 |
|             | 10>        | Page 23~24                                                                                          |
| 20)         |            | 3. Modify chapter '6.1 Operating modes'.                                                            |
| ~ ~ ~ / / / |            | Page 24                                                                                             |
| $^{\vee}$   |            | 4. Modify chapter '6.2 Reset'.                                                                      |
|             |            | Page 26                                                                                             |
|             |            | 5. Modify chapter '6.4 Clock setup'.                                                                |
|             |            | 6. Modify chapter '6.4.1 MCLK and self-oscillator mode switch'.                                     |
|             |            | Page 27                                                                                             |
|             | <          | 7. Modify 'Figure 6.5: Non-gated and gated serial data clock                                        |
|             | ,          | option'.                                                                                            |
|             |            | Page 29                                                                                             |
|             |            | 8. Modify 'Figure 6.7: 6-bit and 8-bit RAW output format on 4-bit                                   |
|             |            | data IO interface.                                                                                  |
|             |            | Modify 'Figure 6.8: RAW output format on serial data IO                                             |
|             |            | interface.                                                                                          |
|             |            | Page 30                                                                                             |
|             |            | 10. Add chapter '7.1 I2C slave address ID'.                                                         |
|             |            | Page 32                                                                                             |
|             |            | 11. Modify chapter '8.1 Frame retiming'.                                                            |
|             |            | 12. Remove Modify 'Table 8.1: Global analog gain settings'.                                         |
|             |            | 13. Add chapter '8.3 Suggestion for analog gain and digital gain'.                                  |
|             |            | Page 38                                                                                             |
|             |            | 14. Modify chapter '9.14 IO and clock control'.                                                     |

1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor



## **Revision History**

| Version | Date                   | Description of changes                                              |
|---------|------------------------|---------------------------------------------------------------------|
|         |                        | Page 40                                                             |
|         |                        | 15. Modify chapter '10.2 Operating voltages'.                       |
|         |                        | Page 41                                                             |
|         |                        | 16. Modify chapter '10.3 DC characteristics'.                       |
|         |                        | 17. Modify chapter '10.4 Master clock input (MCLK).                 |
|         |                        | Page 43                                                             |
|         |                        | 18. Modify chapter '10.6 Parallel interface timing characteristics. |
|         |                        | Page 44                                                             |
|         |                        | 19. Modify chapter '10.7 Serial interface timing characteristics'.  |
| 05      | 2016/09/13             | Page 2                                                              |
|         |                        | Modify 'Order Information'.                                         |
|         |                        | Page 12                                                             |
|         |                        | Add chapter '1.3 NeoPAC'.                                           |
|         |                        | Page 20                                                             |
|         |                        | 3. Add chapter '5.1.3 External LDO mode (NeoPAC)'.                  |
|         |                        | Page 23                                                             |
|         |                        | 4. Add chapter '5.2.3 2.8V / 1.8V dual supply mode (NeoPAC)'        |
|         |                        | Page 26                                                             |
|         |                        | 5. Add chapter '5.3.3 2.8V signal supply Mode (NeoPAC)'.            |
|         |                        | Page 38                                                             |
|         |                        | 6. Modify chapter '9.3 Sensor exposure gain control', 0x020E &      |
|         |                        | 0x020F description.                                                 |
|         |                        | Page 42                                                             |
|         | ~ \dc                  | 7. Modify chapter '9.14 IO and clock control', 0x3064 [2]           |
|         |                        | description.                                                        |
| 06      | 2017/07/10             | Page 2                                                              |
|         |                        | Modify 'Key Parameters'.                                            |
|         | ML                     | Page 15                                                             |
|         |                        | 2. Modify chapter '3.3 Monochrome QQVGA using pixel binning'        |
|         | $(\Omega_{\lambda} V)$ | Page 37                                                             |
|         | (0)                    | Modify chapter '8.4 Exposure control'                               |
| 70      |                        | Page 42                                                             |
| ~ 40/   |                        | 4. Fix typo for the description of register 0x3067[0]               |
| V/V///  |                        | Page 44                                                             |
|         |                        | 5. Modify chapter '10.1 Absolute maximum ratings'                   |
|         |                        | Page 45                                                             |
|         |                        | 6. Modify chapter'10.3 DC characteristics'                          |
|         |                        | Page 50                                                             |
|         |                        | 7. Add chapter '12.Quantum Efficiency (QE)'                         |



1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor

# http://www.himax.com.tw

#### **List of Contents**

| 1.       | Packs      | age Information                                                                                                                                                                                                                                                                      | 10        |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| ••       | 1.1        | Bare die                                                                                                                                                                                                                                                                             |           |
|          | 1.2        | Chip scale package                                                                                                                                                                                                                                                                   |           |
|          | 1.3        | NeoPAC                                                                                                                                                                                                                                                                               |           |
| 2.       |            | or Overview                                                                                                                                                                                                                                                                          |           |
|          |            | or Core and Function Description                                                                                                                                                                                                                                                     |           |
| Э.       | 3.1        | Sensor array                                                                                                                                                                                                                                                                         |           |
|          | 2.2        | OVCA window readout                                                                                                                                                                                                                                                                  | 11        |
|          | 3.Z<br>2.2 | Managhrama OOVCA using pival hipping                                                                                                                                                                                                                                                 | 14        |
|          | 3.3<br>2.4 | Harizantal and vartical mirror                                                                                                                                                                                                                                                       | 15        |
| 4.       | J.4        | Signal Processor Functional Description                                                                                                                                                                                                                                              | 10        |
| 4.<br>5. | Typic      | Monochrome QQVGA using pixel binning  Horizontal and vertical mirror  Signal Processor Functional Description  Al Application Circuit                                                                                                                                                | 10        |
| Э.       | 5.1        | Triple supply                                                                                                                                                                                                                                                                        | 10        |
|          | 5.1        | 5.1.1 External LDO mode (Para dia)                                                                                                                                                                                                                                                   | 10        |
|          |            | 5.1.1 External LDO mode (Bare die) 5.1.2 External LDO mode (CSP) 5.1.3 External LDO mode (NeoPAC)                                                                                                                                                                                    | 10        |
|          |            | 5.1.2 External LDO mode (NooDAC)                                                                                                                                                                                                                                                     | 18<br>20  |
|          | 5.2        | Dual aupply                                                                                                                                                                                                                                                                          | 20        |
|          | 5.2        | Dual supply  5.2.1 2.8V / 1.8V dual supply mode (Bare die)  5.2.2 2.8V / 1.8V dual supply mode (CSP)  5.2.3 2.8V / 1.8V dual supply mode (NeoPAC)  Single supply  5.3.1 2.8V signal supply mode (Bare die)  5.3.2 2.8V signal supply Mode (CSP)  5.3.3 2.8V signal supply Mode (CSP) | ∠1        |
|          |            | 5.2.1 2.0V / 1.0V dual supply mode (CSD)                                                                                                                                                                                                                                             | ∠1        |
|          |            | 5.2.2 2.0V / 1.0V dual supply mode (NooPAC)                                                                                                                                                                                                                                          | 22        |
|          | 5.3        | Single supply                                                                                                                                                                                                                                                                        | 24        |
|          | 5.5        | 5 2.1 2.2 V gianal gunnly mode (Para dia)                                                                                                                                                                                                                                            | 24        |
|          |            | 5.3.1 2.0V signal supply Mode (CSD)                                                                                                                                                                                                                                                  | 24        |
|          |            | 5.3.2 2.0V signal supply Mode (NooDAC)                                                                                                                                                                                                                                               | 20        |
| 6.       | Systo      | m Level Description                                                                                                                                                                                                                                                                  | 20        |
| 0.       | 6 1        | 5.3.3 2.8V signal supply Mode (NeoPAC)                                                                                                                                                                                                                                               | <b>21</b> |
|          | 6.2        | Pacat                                                                                                                                                                                                                                                                                | 21        |
|          | 6.3        | Reset Power up sequence                                                                                                                                                                                                                                                              | 20        |
|          | 6.4        | Clock setup                                                                                                                                                                                                                                                                          | 30        |
|          | 0.4        | 6.4.1 MCLK and self-oscillator mode switch                                                                                                                                                                                                                                           | 30        |
|          | 6.5        | IO control entions                                                                                                                                                                                                                                                                   | 31        |
|          | 6.6        | Data format control                                                                                                                                                                                                                                                                  | 32        |
| 7.       | Sorial     | IO control options                                                                                                                                                                                                                                                                   | 3/        |
| ٠.       | 7.1        | I2C slave address ID                                                                                                                                                                                                                                                                 | 34        |
|          | 7.2        | Start / Stan conditions                                                                                                                                                                                                                                                              | 3/        |
|          | 7.3        | Start / Stop conditions                                                                                                                                                                                                                                                              | 3/        |
|          | 7.4        | Data format                                                                                                                                                                                                                                                                          | 3/        |
|          | 7.5        | Acknowledge / No-Acknowledge                                                                                                                                                                                                                                                         | 35        |
| //       | 7.6        | Write sequence                                                                                                                                                                                                                                                                       | 35        |
|          | 7.7        | Write sequence Read sequence                                                                                                                                                                                                                                                         | 35        |
| 8.       |            | or Core Control                                                                                                                                                                                                                                                                      | 36        |
| 0.       | 8.1        | Frame retiming                                                                                                                                                                                                                                                                       | 36        |
|          | 8.2        | Analog gain control                                                                                                                                                                                                                                                                  | 36        |
|          | 8.3        | Suggestion for analog gain and digital gain                                                                                                                                                                                                                                          |           |
|          | 8.4        | Exposure control                                                                                                                                                                                                                                                                     |           |
|          | 0.4        | 8.4.1 50Hz / 60Hz flicker avoidance                                                                                                                                                                                                                                                  |           |
|          | 8.5        | Frame rate control                                                                                                                                                                                                                                                                   |           |
| 9.       |            | ter Table                                                                                                                                                                                                                                                                            |           |
| ٥.       | 9.1        | Sensor ID                                                                                                                                                                                                                                                                            |           |
|          | 9.2        | Sensor mode control                                                                                                                                                                                                                                                                  |           |
|          | 9.3        | Sensor exposure gain control                                                                                                                                                                                                                                                         |           |
|          | 9.4        | Frame timing control                                                                                                                                                                                                                                                                 |           |
|          | 9.5        | Binning mode control                                                                                                                                                                                                                                                                 |           |
|          | 9.6        | Test pattern control                                                                                                                                                                                                                                                                 |           |
|          | 0.0        | . 22. F3                                                                                                                                                                                                                                                                             |           |





#### **List of Contents**

| 9.7      | Black level control                                                                                                                                              | 39 |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 9.8      | Sensor reserved                                                                                                                                                  |    |
| 9.9      | VSYNC,HSYNC and pixel shift register                                                                                                                             |    |
| 9.10     | · · · · · · · · · · · · · · · · · · ·                                                                                                                            |    |
| 9.11     |                                                                                                                                                                  |    |
| 9.12     |                                                                                                                                                                  |    |
| 9.13     |                                                                                                                                                                  |    |
| 9.14     | Sensor timing control                                                                                                                                            | 42 |
| 9.15     | 5 I2C slave registers                                                                                                                                            | 43 |
| 10. Elec | 1 Absolute maximum ratings 2 Operating voltages 3 DC characteristics                                                                                             | 44 |
| 10.1     | 1 Absolute maximum ratings                                                                                                                                       | 44 |
| 10.2     | 2 Operating voltages                                                                                                                                             | 44 |
| 10.3     | B DC characteristics                                                                                                                                             | 45 |
| 10.4     | 4 Master clock input (MCLK)                                                                                                                                      | 45 |
| 10.5     | 5 Serial bus characteristics                                                                                                                                     | 46 |
| 10.6     | Parallel interface timing characteristics                                                                                                                        | 47 |
| 10.7     | 7 Serial interface timing characteristics                                                                                                                        | 48 |
| 11. Sen  | sor Chief Ray Angle (ČRA)                                                                                                                                        | 49 |
| 12. Qua  | Master clock input (MCLK)  Serial bus characteristics  Parallel interface timing characteristics  Serial interface timing characteristics  Chief Ray Angle (CRA) | 50 |
|          |                                                                                                                                                                  |    |





## List of Figures

| Figure 1.1: Bare die diagram (Top view)                                         | 10 |
|---------------------------------------------------------------------------------|----|
| Figure 1.2: CSP pin diagram (Top view)                                          |    |
| Figure 1.3: NeoPAC diagram (Top view)                                           | 12 |
| Figure 2.1: HM01B0 block diagram                                                |    |
| Figure 3.1: Full resolution pixel readout (Monochrome)                          |    |
| Figure 3.2: QVGA resolution pixel readout                                       |    |
| Figure 3.3: Monochrome full frame and binning readout mode                      | 15 |
| Figure 3.3: Monochrome full frame and binning readout mode                      | 15 |
| Figure 4.1: ISP blocks                                                          | 16 |
| Figure 4.2: Test image patterns                                                 | 17 |
| Figure 5.1: Triple supply (2.8V / 1.8V / 1.5V) application circuit for bare die | 18 |
| Figure 5.2: Triple supply (2.8V / 1.8V / 1.5V) application circuit for CSP      |    |
| Figure 5.3: Triple supply (2.8V / 1.8V / 1.5V) application circuit for NeoPAC   | 20 |
| Figure 5.4: Dual supply (2.8V / 1.8V) application circuit for bare die          |    |
| Figure 5.5: Dual supply (2.8V / 1.8V) application circuit for CSP               | 22 |
| Figure 5.6: Dual supply (2.8V / 1.8V) application circuit for NeoPAC            | 23 |
| Figure 5.7: Single supply 2.8V application circuit for bare die                 | 24 |
| Figure 5.8: Single supply 2.8V application circuit for CSP                      | 25 |
| Figure 5.7: Single supply 2.8V application circuit for bare die                 | 26 |
| Figure 6.1: State diagram (I2C trigger)                                         | 27 |
| Figure 6.2: State diagram (Hardware pin trigger)                                | 28 |
| Figure 6.3: Power up sequenceFigure 6.4: Clock dividers                         | 29 |
| Figure 6.4: Clock dividers                                                      | 30 |
| Figure 6.5: Non-gated and gated serial data clock option                        | 31 |
| Figure 6.6: 6-bit and 8-bit RAW output format on 8-bit data IO interface        | 32 |
| Figure 6.7: 6-bit and 8-bit RAW output format on 4-bit data IO interface        | 33 |
| Figure 6.8: RAW output format on serial data IO interface                       | 33 |
| Figure 7.1: 2-Wire serial interface start and stop condition                    | 34 |
| Figure 7.2: 2-Wire serial interface 16-bit address write                        | 35 |
| Figure 7.3: 2-Wire serial interface 16-bit address read                         | 35 |
| Figure 8.1: (N+2) command update (CMU) timing                                   | 36 |
| Figure 10.1: 2-Wire serial interface timing diagram                             | 46 |
| Figure 10.1: 2-Wire serial interface timing diagram                             | 47 |
| Figure 10.3: Serial video interface timing diagram                              | 48 |
| Figure 11.1: Lens CRA profile                                                   | 49 |
| Figure 12.1: QE (Monochrome)                                                    |    |
| Figure 12.2: QE (Bayer)                                                         | 50 |





#### List of Tables

| Table 1.1: Bare die pin description10Table 1.2: CSP pin description11Table 1.3: NeoPAC pin description12Table 4.1: Digital ISP block17Table 6.1: Operating modes27Table 6.2: MCLK configuration for SYNC and non-SYNC mode28Table 6.3: Power up sequence timing29Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34Table 8.1: Global analog gain settings36Table 8.2: Constraint for line length and frame length37Table 10.1: Absolute maximum ratings44Table 10.2: Operating voltages44 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 1.3: NeoPAC pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Table 4.1: Digital ISP block17Table 6.1: Operating modes27Table 6.2: MCLK configuration for SYNC and non-SYNC mode28Table 6.3: Power up sequence timing29Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34                                                                                                                                                                                                                                                                               |
| Table 4.1: Digital ISP block17Table 6.1: Operating modes27Table 6.2: MCLK configuration for SYNC and non-SYNC mode28Table 6.3: Power up sequence timing29Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34                                                                                                                                                                                                                                                                               |
| Table 6.2: MCLK configuration for SYNC and non-SYNC mode28Table 6.3: Power up sequence timing29Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34                                                                                                                                                                                                                                                                                                                                         |
| Table 6.2: MCLK configuration for SYNC and non-SYNC mode28Table 6.3: Power up sequence timing29Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34Table 8.1: Global analog gain settings36Table 8.2: Constraint for line length and frame length37Table 10.1: Absolute maximum ratings44Table 10.2: Operating voltages44                                                                                                                                                                   |
| Table 6.3: Power up sequence timing29Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34Table 8.1: Global analog gain settings36Table 8.2: Constraint for line length and frame length37Table 10.1: Absolute maximum ratings44Table 10.2: Operating voltages44                                                                                                                                                                                                                             |
| Table 6.4: IO control options31Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34Table 8.1: Global analog gain settings36Table 8.2: Constraint for line length and frame length37Table 10.1: Absolute maximum ratings44Table 10.2: Operating voltages44                                                                                                                                                                                                                                                                  |
| Table 6.5: Output pin status31Table 6.6: Data format control setting summary32Table 7.1: Serial interface start and stop transition34Table 8.1: Global analog gain settings36Table 8.2: Constraint for line length and frame length37Table 10.1: Absolute maximum ratings44Table 10.2: Operating voltages44                                                                                                                                                                                                                                                                                                 |
| Table 6.6: Data format control setting summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 7.1: Serial interface start and stop transition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 8.1: Global analog gain settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 8.2: Constraint for line length and frame length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 10.1: Absolute maximum ratings44 Table 10.2: Operating voltages44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 10.2: Operating voltages44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 40.0 DO also at a father                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 10.3: DC characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 10.4: Master Clock (MCLK) timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 10.5: Serial bus interface timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 10.0: 4-bit parallel video interface timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Table 10.7. Serial video interface timing40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 11.1: CRA profile49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor



## **Important Notice**

July, 2017

#### **Disclaimer**

Himax Imaging reserves the right to modify this documentation without prior notice. The information appearing in this publication is believed to be accurate and reliable. However, Himax Imaging makes no warranty for any errors which may appear in this document. Contact Himax Imaging to obtain the latest version of product specifications before placing your order. No responsibility is assumed by Himax Imaging, Inc. for any infringement of patent or other rights of third parties which may result from its use. Products described herein are intended for use in normal commercial applications. Please note that application circuits illustrated in this document are for reference purposes only.

## **All Rights Reserved**

The following are trademarks of Himax Imaging Incorporated: Himax Imaging, BrightSense, ClearSense, the Himax Imaging logo symbol. The use of any trademark, trade name, or service mark found in this document without the owner's express written consent is strictly prohibited.

Himax Imaging strives to produce quality documentation and welcomes your feedback. Please send comments or suggestions to himarketing@himaximaging.com.



1/11" 320 x 320 • QVGA 60FPS CMOS Image Sensor



### **Preliminary Version 06**

July, 2017

# 1. Package Information

#### 1.1 Bare die



Figure 1.1: Bare die diagram (Top view)

| Pin no. | Pin name    | Туре   | Description                                             |
|---------|-------------|--------|---------------------------------------------------------|
| 1       | INT         | Out    | Interrupt output. (Active High)                         |
| 2       | SDA         | In/Out | Serial data I/O. (Open drain)                           |
| 3       | SCL         | In     | I2C serial clock.                                       |
| 4       | LVLD        | Out    | Line valid output.                                      |
| 5       | FVLD        | Out    | Frame valid output.                                     |
| 6       | TRIG        | In     | Frame trigger input. (Internal pull down / Active high) |
| 7       | AGND        | Ground | Analog ground.                                          |
| 8       | AVDD        | Power  | Analog power. (2.8V)                                    |
| 9       | AGND        | Ground | Analog ground.                                          |
| 10      | DGND        | Ground | Digital ground.                                         |
| 11      | IOVDD       | Power  | IO power. (1.8V/2.8V)                                   |
| 12      | DVDD        | Power  | Digital power. (1.5 V)                                  |
| 13      | MCLK        | In     | Master clock input.                                     |
| 14      | PCLKO / SCK | Out    | Pixel clock / serial clock output.                      |
| 15      | D0 / SDO    | Out    | Data 0 output / Serial output.                          |
| 16      | D1          | Out    | Data 1 output.                                          |
| 17      | D2          | Out    | Data 2 output.                                          |
| 18      | D3          | Out    | Data 3 output.                                          |
| 19      | D4          | Out    | Data 4 output.                                          |
| 20      | D5          | Out    | Data 5 output.                                          |
| 21      | DVDD        | Power  | Digital power. (1.5 V)                                  |
| 22      | DGND        | Ground | Digital ground.                                         |
| 23      | D6          | Out    | Data 6 output.                                          |
| 24      | D7          | Out    | Data 7 output.                                          |

Table 1.1: Bare die pin description

#### 1.2 Chip scale package



Figure 1.2: CSP pin diagram (Top view)

| Pin no. | Pin name    | Type   | Description                                           |
|---------|-------------|--------|-------------------------------------------------------|
| A1      | SDA         | In/Out | Serial Data I/O. (Open Drain)                         |
| A2      | INT         | Out    | Interrupt Output. (Active High)                       |
| А3      | D3          | Out    | Data 3 output:                                        |
| A4      | D2          | Out    | Data 2 output.                                        |
| B1      | LVLD        | Out    | Line valid output.                                    |
| B2      | SCL         | In     | 12C serial clock.                                     |
| B3      | D1          | Out    | Data 1 output.                                        |
| B4      | D0/SDO      | Out    | Data 0 / Serial data output.                          |
| C1      | TRIG        | Ìn     | Frame trigger input. (Internal pull down active high) |
| C2      | FVLD        | Out    | Frame valid output.                                   |
| C3      | PCLKO / SCK | Out    | Pixel clock / serial clock output.                    |
| C4      | MCLK        | In     | Master clock input.                                   |
| D1      | AVDD        | Power  | Analog power. (2.8V)                                  |
| D2      | GND         | Ground | Ground.                                               |
| D3      | DVDD        | Power  | Digital power. (1.5 V)                                |
| D4      | IOVDD       | Power  | IO power. (1.8V / 2.8V)                               |

Table 1.2: CSP pin description

#### 1.3 NeoPAC



Figure 1.3: NeoPAC diagram (Top view)

| Pin no. | Pin name    | Туре   | Description                                             |
|---------|-------------|--------|---------------------------------------------------------|
| 1       | INT         | Out    | Interrupt output (Active High).                         |
| 2       | SDA         | In/Out | Serial data I/O (Open drain).                           |
| 3       | SCL         | ln .   | I2C serial clock.                                       |
| 4       | LVLD        | Out    | Line valid output.                                      |
| 5       | FVLD        | Out    | Frame valid output.                                     |
| 6       | TRIG        | ln (   | Frame trigger input (Internal pull down / Active high). |
| 7       | AGND        | Ground | Analog ground.                                          |
| 8       | AVDD        | Power  | Analog power (2.8V).                                    |
| 9       | AGND        | Ground | Analog ground.                                          |
| 10      | AGND        | Ground | Analog ground.                                          |
| 11      | DGND        | Ground | Digital ground.                                         |
| 12      | IOVDD       | Power  | IO power (1.8V/2.8V).                                   |
| 13      | DVDD        | Power  | Digital power (1.5 V).                                  |
| 14      | DVDD        | Power  | Digital power (1.5 V).                                  |
| 15      | MCLK        | ln 📗   | Master clock input.                                     |
| 16      | PCLKO / SCK | Out    | Pixel Clock / Serial clock output.                      |
| 17      | D0 / SDO    | Out    | Data 0 output / Serial output.                          |
| 18      | D1          | Out    | Data 1 output.                                          |
| 19      | D2          | Out    | Data 2 output.                                          |
| 20      | D3          | Out    | Data 3 output.                                          |
| 21      | D4          | Out    | Data 4 output.                                          |
| 22      | D5          | Out    | Data 5 output.                                          |
| 23      | DVDD        | Power  | Digital power (1.5 V).                                  |
| 24      | DGND        | Ground | Digital ground.                                         |
| 25      | D6          | Out    | Data 6 output.                                          |
| 26      | D7          | Out    | Data 7 output.                                          |

Table 1.3: NeoPAC pin description

#### 2. Sensor Overview

The HM01B0 is an Ultra Low Power Image Sensor (ULPIS) that enables the integration of an "Always-on" camera for computer vision applications such as gestures, intelligent ambient light and proximity sensing, tracking and object identification. The unique architecture of the sensor enables the sensor to consume very low power of <4mW at QVGA 60FPS, <2mW at QVGA 30FPS, and <1.1mW at QQVGA 30FPS.

The HM01B0 contains 324 x 324 pixel resolutions and supports a 324 x 244 window mode which can be readout at a maximum frame rate of 60FPS, and a 2x2 monochrome binning mode with a maximum frame rate of 120FPS. The video data is transferred over a configurable 1-bit, 4-bit or 8-bit video interface with support for frame and line synchronization. The sensor integrates a black level calibration circuit, automatic exposure and gain control loop, self-oscillator and motion detection circuit with interrupt output to reduce host computation and commands to the sensor to optimize the system power consumption.

The sensor is available in a Chip Scale Package (CSP) or bare die and measures less than 5mm<sup>2</sup>. The sensor supports single, dual or triple power supply configuration and requires only 3 passive components enabling a highly compact camera module design for devices such as IoT, wearable, smart building, smart phone, tablets and slim notebooks.



Figure 2.1: HM01B0 block diagram

## 3. Sensor Core and Function Description

#### 3.1 Sensor array

The HM01B0 consists of an active pixel array of 324 columns and 324 rows. The sensor maximum effective resolution is 320 columns and 320 rows which include 4 border pixels.

For the sensors with color filter, the even numbered rows contain the Blue (B) and Green ( $G_1$ ) pixel, and the odd numbered row contains the Red (R) and Green ( $G_2$ ) pixels; the even numbered columns contain the Green ( $G_2$ ) and Blue (B) pixels, and the odd column contains the Red (R) and Green ( $G_1$ ) pixels. Optically black rows are used by the sensor for black level calibration. Programmable horizontal and vertical blanking time adjusts the line width and frame height, respectively.



Figure 3.1: Full resolution pixel readout (Monochrome)

#### 3.2 QVGA window readout

The QVGA sensor window with an active resolution of 324 x 244 pixels is programmed by setting register 0x3010[0] to 1. The location of the window is fixed such that the coordinate of the first pixel read out location is 0, 40.



Figure 3.2: QVGA resolution pixel readout

#### 3.3 Monochrome QQVGA using pixel binning

QQVGA do not support the Bayer sensor version and only for the monochrome sensor version, vertical binning can be enabled to average 2 pixels in to 1 pixel which reduces resolution by a factor of four to QQVGA, and improves S/N ratio.



Figure 3.3: Monochrome full frame and binning readout mode

#### 3.4 Horizontal and vertical mirror

The sensor readout can be mirrored in the vertical and horizontal direction where the window center will remain unchanged. The horizontal and vertical mirror readout can be applied in Full, QVGA, and binning mode.

In the color sensor version, the color of the first pixel read out will change according to the selected mirror mode as shown in the figure below.



Figure 3.4: Horizontal and vertical mirror readout modes

# 4. Image Signal Processor Functional Description

The sensor ISP features can be configured by the host through the serial register interface. Please contact Himax Imaging for application notes and information.



Figure 4.1: ISP blocks



| Block acronym | Block<br>name                 | Description                                                                                                                                                                                                          | Register range        | Register enable bit    |
|---------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|
| TP            | Test Pattern                  | Two test patterns are supported (See figure below):  a. Walking 1's  b. Color bar                                                                                                                                    | 0x0601                | 0x0601[0]              |
| BLC           | Black Level<br>Correction     | Adjusts the black level of the frame to the target programmed value based on optical black pixel data                                                                                                                | 0x1003<br>0x1007      | 0x1000[0]<br>0x1006[0] |
| DIG GAIN      | Digital Gain                  | Global digital gain applied to the video data.  Programmed in 2.6 format (2-bit integer, 6-bit floating)                                                                                                             | 0x020E<br>0x020F      | -                      |
| DPC           | Defective Pixel<br>Correction | Correct single hot and cold pixel using neighboring "good" pixel data. Selectable for monochrome and Bayer.                                                                                                          | 0x100B<br>0x100C      | 0x1008[2:0]            |
| STAT_MD       | Statistics                    | 6 or 8-bit average motion statistics for programmable window                                                                                                                                                         | 0x2011<br>~<br>0x2018 | 0x2000[2:1]            |
| AEG           | Automatic<br>Exposure Gain    | Control loop which adjusts the sensor exposure, analog and digital gain to the user-defined target luminance value. The AEG can be programmed to avoid 50Hz and 60Hz flicker.                                        | 0x2101<br>0x2113      | 0x2100[0]              |
| MD            | Motion<br>Detection           | Detect for presence of motion within programmable Motion Region of Interest (separate statistics from AEC). The status of the motion detection, including triggered interrupt can be accessed through the registers. | 0x2153<br>-<br>0x215B | 0x2150[0]              |

Table 4.1: Digital ISP block



Figure 4.2: Test image patterns



## 5. Typical Application Circuit

#### **Triple supply**



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

- (2) 4-bit data format will output data on D0 ~ D3.
- (3) Pull-up resistor of  $4.7k\Omega$  to correct I/O voltage is recommended for SDA / SCL.
- (4) Analog ground and digital ground should be kept separate and connected to a single point outside the module.

Figure 5.1: Triple supply (2.8V / 1.8V / 1.5V) application circuit for bare die

#### 5.1.2 External LDO mode (CSP)



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

(2) Pull-up resistor of 4.7k $\Omega$  to correct I/O voltage is recommended for SDA / SCL.

Figure 5.2: Triple supply (2.8V / 1.8V / 1.5V) application circuit for CSP

#### 5.1.3 External LDO mode (NeoPAC)



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

- (2) 4-bit data format will output data on D0 ~ D3.
- (3) Pull-up resistor of  $4.7k\Omega$  to correct I/O voltage is recommended for SDA / SCL.
- (4) Analog ground and digital ground should be kept separate and connected to a single point outside the module.

Figure 5.3: Triple supply (2.8V / 1.8V / 1.5V) application circuit for NeoPAC

# *♣* Himax

#### 5.2 Dual supply

#### 5.2.1 2.8V / 1.8V dual supply mode (Bare die)



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

- (2) 4-bit data format will output data on D0 ~ D3.
- (3) Pull-up resistor of  $4.7k\Omega$  to correct I/O voltage is recommended for SDA / SCL.
- (4) Analog ground and digital ground should be kept separate and connected to a single point outside the module.

Figure 5.4: Dual supply (2.8V / 1.8V) application circuit for bare die



#### 5.2.2 2.8V / 1.8V dual supply mode (CSP)



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

(2) Pull-up resistor of  $4.7k\Omega$  to correct I/O voltage is recommended for SDA / SCL.

Figure 5.5: Dual supply (2.8V / 1.8V) application circuit for CSP

#### **5.2.3 2.8V / 1.8V dual supply mode (NeoPAC)**



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

- (2) 4-bit data format will output data on D0 ~ D3.
- (3) Pull-up resistor of  $4.7k\Omega$  to correct I/O voltage is recommended for SDA / SCL.
- (4) Analog ground and digital ground should be kept separate and connected to a single point outside the module.

Figure 5.6: Dual supply (2.8V / 1.8V) application circuit for NeoPAC

# **Himax**

#### 5.3 Single supply

#### 5.3.1 2.8V signal supply mode (Bare die)



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

- (2) 4-bit data format will output data on D0 ~ D3.
- (3) Pull-up resistor of 4.7k $\Omega$  to correct I/O voltage is recommended for SDA / SCL.
- (4) Analog ground and digital ground should be kept separate and connected to a single point outside the module.

Figure 5.7: Single supply 2.8V application circuit for bare die



#### 5.3.2 2.8V signal supply Mode (CSP)



Note: (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

(2) Pull-up resistor of 4.7kΩ to correct I/O voltage is recommended for SDA / SCL.

Figure 5.8: Single supply 2.8V application circuit for CSP

#### 5.3.3 2.8V signal supply Mode (NeoPAC)



**Note:** (1) Capacitors should be placed close to its respective pin. All power supplies must be adequately decoupled.

- (2) 4-bit data format will output data on D0 ~ D3.
- (3) Pull-up resistor of  $4.7k\Omega$  to correct I/O voltage is recommended for SDA / SCL.
- (4) Analog ground and digital ground should be kept separate and connected to a single point outside the module.

Figure 5.9: Single supply 2.8V application circuit for NeoPAC

# 6. System Level Description

#### 6.1 Operating modes

The HM01B0 supports five modes of operation as shown in the table below.

|             |                                                                                                                                                                         |       | Register |               |           |                 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|---------------|-----------|-----------------|
| Mode        | Description                                                                                                                                                             | Power | values   | I2C           | CLOCK     | Digital         |
| Power off   | No power supplied to sensor                                                                                                                                             | Off   | -        | <b>&gt;</b> - | -         | -               |
| S/W standby | Low-power consumption, no video                                                                                                                                         | On    | Retained | On            | On or Off | Standby<br>mode |
| Streaming 1 | Mode_select [2:0]=001 I2C triggered streaming enable                                                                                                                    | On    | Retained | On            | On        | On              |
| Streaming 2 | Mode_select [2:0]=011 I2C triggered frame; output register programmed number of frames(0x3020[7:0]), then enters s/w standby and clears Mode_select register bit to 000 | On    | Retained | (S)           | On        | On              |
| Streaming 3 | Mode_select [2:0]=101 Digital input pin (TRIG) frame trigger                                                                                                            | On    | Retained | On            | On On     | On              |

Table 6.1: Operating modes



Figure 6.1: State diagram (I2C trigger)





Figure 6.2: State diagram (Hardware pin trigger)

The HM01B0 supports hardware trigger mode. The user can control the sensor to stream on/off by setting "TRIG" pin high/low. This operating mode can also be used to synchronize multiple HM01B0 sensors if all the sensors have a common master clock input (MCLK). The parallel interfaces of all the sensors are exactly synchronized and the user can use the pixel clock of one sensor to latch other's sensor data.

|                  |          | 3             |                      |                          |                |                |
|------------------|----------|---------------|----------------------|--------------------------|----------------|----------------|
| Output<br>Format | Mode     | MCLK<br>(MHz) | Sensor_Core<br>(MHz) | Sensor_Register<br>(MHz) | PCLKO<br>(MHz) | Maximum<br>FPS |
| 8-bit            | SYNC     | 3-24          | MCLK/2,4             | MCLK                     | Sensor_Core    | 60             |
| 6-DII            | Non-SYNC | 3-36          | MCLK/2,4,8           | MCLK/1,2,4,8             | Sensor_Core    | 60             |
| 4-bit            | SYNC     | 3-24          | MCLK/2,4             | MCLK                     | 2x Sensor_Core | 60             |
| 4-DIL            | Non-SYNC | 3-36          | MCLK/2,4,8           | MCLK/1,2,4,8             | 2x Sensor_Core | 60             |
| 1-bit            | SYNC     | 3-36          | MCLK/8               | MCLK                     | MCLK           | 45             |
| ו-טונ            | Non-SYNC | 3-36          | MCLK/8               | MCLK/1.2.4.8             | MCLK           | 45             |

Table 6.2: MCLK configuration for SYNC and non-SYNC mode

#### 6.2 Reset

The HM01B0 provides two methods of reset methods: Power On Reset (POR) and software reset.

During power up, an internal POR circuit applies a system reset until the DVDD supply reaches a monitored voltage threshold. This insures that the supply voltage is stable and the sensor is properly initialized.

Software reset is applied by writing register value 0 or 1 to register bit SW\_RESET[0] (0x0103[0]). When reset is applied, the sensor will return to "Standby Mode" and reset all serial interface registers to its default values.

#### 6.3 Power up sequence



Figure 6.3: Power up sequence

| Parameter           | Symbol           | Spec. |      |      | Unit  |
|---------------------|------------------|-------|------|------|-------|
| Parameter           |                  | Min.  | Тур. | Max. | Uiiit |
| AVDD to IOVDD       | t1               | 0     | -    | 8    | S     |
| IOVDD to DVDD       | t2               | 0     | •    | 8    | S     |
| Power On Reset time | t <sub>POR</sub> | 50    | -    | -    | μs    |

Table 6.3: Power up sequence timing



#### 6.4 Clock setup

Reference clock to the sensor can be provided externally through the MCLK pin, or generated by the on-chip self-oscillator. The sensor will automatically select the self-oscillator when the reference clock is not present at the MCLK pin.

- The self-oscillator is only use for motion detection and don't care that much on flicker.
- The frequency for Sensor\_Core and Sensor\_Register are 1/8\*MCLK in self-oscillator mode.



6.4.1 MCLK and self-oscillator mode switch

- The Register 0x3067[0] set to 1 before MCLK off for MCLK mode to self oscillator mode.
- The Register 0x3067[0] set to 0 before self oscillator mode off for self oscillator mode to MCLK mode.



#### 6.5 IO control options

Options for IO pins can be programmed based on the following table. Please consult Himax Imaging FAE for additional information.

| Output pin | Drive strength control | Polarity                                       | Interface<br>bit width | Sync<br>advance                    | MSB / LSB                | PCLKO clock gating                        |
|------------|------------------------|------------------------------------------------|------------------------|------------------------------------|--------------------------|-------------------------------------------|
| D[7:4]     | -                      | -                                              | 0x3059[6:5]            |                                    | 0x3060[4] <sup>(1)</sup> | -                                         |
| D[3:1]     | 0x3063[2:0]            | -                                              | 00=8-bit<br>10=4-bit   |                                    | 0=MSB                    | -                                         |
| D[0]       | 0x3062[6:4]            | -                                              | 01=1-bit               |                                    | 1=LSB                    | -                                         |
| LVLD       | -                      | -                                              | -(0)                   | <b>0x3023 [4:0]</b><br>0 ~ 20 PCLK | -                        | -                                         |
| FVLD       | -                      | -                                              |                        | <b>0x3022 [3:0</b> ]<br>0 ~ 12 Row | -                        | -                                         |
| PCLKO      | 0x3062[2:0]            | 0x3068[0]<br>0: Rising edge<br>1: Falling edge |                        |                                    | -                        | 0x3060[5]<br>0: Non-gated<br>1: Gated clk |
| INT        | -                      | -                                              | ر (رک                  | 7/-2                               | ~                        | -                                         |

Note: (1) 1-bit / 4-bit data mode only.

Table 6.4: IO control options

The status for output pins in standby/streaming mode can be control by register 0x3065[1:0]

| Register 0x3065 [1:0] | Pin         | Standby mode | Streaming mode |
|-----------------------|-------------|--------------|----------------|
|                       | Output pins | Hi-z         | Driving        |
|                       | (NT)        | Hì-z         | Driving        |
|                       | Output pins | Driving      | Driving        |
| V 90/1/2              | INT         | Driving      | Driving        |
|                       | Output pins | Hi-z         | Hi-z           |
| 2                     | INT \\      | Hi-z         | Driving        |
| 3                     | Output pins | Hi-z         | Hi-z           |
| 3                     | INT         | Driving      | Driving        |

Table 6.5: Output pin status



Figure 6.5: Non-gated and gated serial data clock option



#### 6.6 Data format control

| Output data bit | Mode of operation | 0x3059[6]<br>4bit_en | 0x3059[5]<br>serial_en | 0x3060[5]<br>gated_en | 0x3060[4]<br>msb_en |
|-----------------|-------------------|----------------------|------------------------|-----------------------|---------------------|
| 8               | Non-gated         | 0                    | 0                      | 0                     | 0                   |
| 8               | Gated             | 0                    | 0                      | (Ca)                  | 0                   |
|                 | Non-gated; LSB    | 1                    | 0                      | 0                     | 0                   |
| 4               | Non-gated; MSB    | 1                    | 0 ^ <                  | 0                     | 1                   |
| 4               | Gated; LSB        | 1                    | 0                      | 1                     | 0                   |
|                 | Gated; MSB        | 1                    | 0                      | 1                     | 1                   |
|                 | Non-gated; LSB    | 0                    | 1                      | 0                     | 0                   |
| 4               | Non-gated; MSB    | 0                    |                        | 0                     | 1                   |
| '               | Gated; LSB        | 0                    | (1/7)                  | 1                     | 0                   |
|                 | Gated; MSB        | 0                    |                        | 1                     | 1                   |

Table 6.6: Data format control setting summary

The HM01B0 supports RAW8 and RAW6 data format. The default is 8-bit data format, and 6bit data format is selected by setting register bit DATAFORMAT 0x3011 [0] = 1.



Figure 6.6: 6-bit and 8-bit RAW output format on 8-bit data IO interface





Figure 6.8: RAW output format on serial data IO interface

## 7. Serial Interface Description

The 2-Wire serial interface provides read/write access to the sensor registers

- 2-Wire serial interface consists of SDA (Bidirectional serial data) and SCL (Serial clock) pins.
- HM01B0 uses 16-bit register address and 8-bit register data.
- The sensor uses double-buffered registers to ensure that register changes that affect sensor operation takes place at the beginning of the next valid video frame.
- The host generates SCL clock signal to the sensor and uses the signal to synchronize all data transfer.

#### 7.1 I2C slave address ID

- The address of the sensor is 0x24.
- The address of the sensor can be changed by register 0x3401[6:0] when register 0x3400[0] set to 1. The address of the sensor get restored back to default (0x24) after rebooting.

#### 7.2 Start / Stop conditions

The start and stop conditions on the serial bus is issued by the Host.

| SDA Transition | SCL  | Condition |
|----------------|------|-----------|
| High to Low    | High | Start     |
| Low to High    | High | Stop      |

Table 7.1: Serial interface start and stop transition



Figure 7.1: 2-Wire serial interface start and stop condition

#### 7.3 Data valid

One SCL pulse is generated for each data bit transferred. The host should ensure that the SDA signal must be stable when SCL in High. The SDA signal can transition when SCL is Low.

#### 7.4 Data format

Data is transferred one byte at a time. The most significant bit should always be transferred first. Each byte is followed by an Acknowledge (ACK) or a No-Acknowledge bit (No ACK).

#### 7.5 Acknowledge / No-Acknowledge

Each 8-bit is followed by an Acknowledge (ACK) or No-Acknowledge (No ACK) bit.

- Acknowledge: The Host will release the SDA line. The sensor will drive the SDA line low.
- No-Acknowledge: The Host will release the SDA line. The sensor will not drive the SDA pin (Pulled high). The No ACK bit is used to terminate a read sequence.

#### 7.6 Write sequence

The write sequence is initiated by the Host with Start (S) condition, followed by 8-bit device slave ID (write ID)

- If the slave ID is recognized by the sensor, the ACK bit will be sent to the Host.
- Once the Host receives an ACK from the sensor, it can begin to transmit the register address (high byte first, then low byte), then the register data. After each byte, the sensor will issue an ACK or No ACK signal.
- The write operation is completed when the Host asserts a stop condition



Figure 7.2: 2-Wire serial interface 16-bit address write

#### 7.7 Read sequence

The read sequence is initiated by Host with Start (s) condition, followed by the 8-bit device slave ID (write ID).

- If the slave ID is recognized by the sensor, the ACK bit will be sent to the Host.
- Once the Host receives an ACK from the sensor, it can begin to transmit the register address (high byte first, then low byte), then the register data. After each byte, the sensor will issue an ACK or No ACK bit.
- The write operation is completed when the Host asserts a Stop condition.
- The Host must issue another Start condition, followed by the 8-bit device slave ID (Read ID).
- If the register ID is recognized by the sensor, the ACK bit will be sent to the Host.
- The sensor will respond with the Register Data Out.
- The Host will issue an ACK, and then asserts the Stop condition.



Figure 7.3: 2-Wire serial interface 16-bit address read

#### 8. Sensor Core Control

#### 8.1 Frame retiming

Serial registers that are synchronized to sensor timing utilize double-buffer register to ensure that changes take effect at the start of the frame boundary. In the Register Table section of this document, the registers that require retiming, such as gain and integration (exposure), are indicated by the designator **CMU** (Command Update).

Changes to retimed registers take effect at the boundary of the second subsequent frame (N+2) as shown in the figure below. When the register 0x3035 [7] is set to 1, both analogy and digital gain can be applied at frame N+1 if no other CMU register settings are updated within the same retiming cycle.



Figure 8.1: (N+2) command update (CMU) timing

#### 8.2 Analog gain control

Analog gain follows the equation 2<sup>N</sup> where N is set by ANALOG\_GLOBAL\_GAIN 0x0205 [6:4]. The valid programmable values for the analog gain register are defined in table below.

| $\langle$ | Code (Hex) | Gain (x) | Gain (dB) |
|-----------|------------|----------|-----------|
|           | 0x00       | 1        | 0         |
| <b>/</b>  | 0x10       | 2        | 6         |
| \         | 0x20       | 4        | 12        |
|           | 0x30       | 8        | 18        |

Table 8.1: Global analog gain settings

#### 8.3 Suggestion for analog gain and digital gain

- Analogy gain x digital gain ≤16x for machine version
- Analogy gain x digital gain ≤ 8x for human version

### 8.4 Exposure control

The HM01B0 supports coarse integration control with a programmable resolution of 1 row. The minimum integration time is 2 rows. The exposure time of the sensor is calculated using the following equation:

- A. Integration time (seconds)=coarse\_integration x line\_length\_pck/(vt\_pix\_clk (MHz) x 10<sup>6</sup>)
- B. Coarse\_integration\_time ≤ (frame\_length\_lines 2)

### 8.4.1 50Hz / 60Hz flicker avoidance

To avoid flicker, the sensor exposure time should be set in intervals of 1/100 seconds or 1/120 seconds for 50Hz or 60Hz flicker avoidance, respectively.

- A. Integration Step Size (60Hz Avoidance) = vt\_pix\_clk (MHz) x 1 x 10<sup>6</sup> / line\_length\_pck / 120
- B. Integration Step Size (50Hz Avoidance) = vt\_pix\_clk (MHz) x 1 x 10<sup>6</sup> / line\_length\_pck / 100

#### 8.5 Frame rate control

The frame rate of the sensor is calculated based on the Video Timing Clock and uses the following equations:

- A. 65535 ≥ line\_length\_pck ≥ min\_line\_length\_pck
- B. 65535 ≥ frame\_length\_lines ≥ min\_frame\_length\_lines
- C. frame rate =  $vt_pix_clk(MHz)^x 1 \times 10^6/(frame_length_lines \times line_length_pck)$

| Minimum value          | Full frame | QVGA   | QQVGA  |  |
|------------------------|------------|--------|--------|--|
| min_line_length_pck    | 0x0178     | 0x0178 | 0x00D7 |  |
| min_frame_length_lines | 0x0158     | 0x0104 | 0x0080 |  |

Table 8.2: Constraint for line length and frame length



# 9. Register Table

### 9.1 Sensor ID

| Address | Byte  | Register name     | Туре | Description                    | СМИ | Default<br>(Hex) |
|---------|-------|-------------------|------|--------------------------------|-----|------------------|
| 0x0000  | [7:0] | MODEL_ID_H [15:8] | RO   | 16-bit sensor Part number      | -   | 0x01             |
| 0x0001  | [7:0] | MODEL_ID_L [7:0]  | RO   | (HM01B0)                       | -   | 0xB0             |
| 0x0002  | [7:0] | SILICON_REV       | RO   | Silicon Revision Number        | -   | -                |
| 0x0005  | [7:0] | FRAME_COUNT       | RO   | Frame counter                  | -   | 0xFF             |
| 0x0006  | [7:0] | PIXEL_ORDER       | RO   | [1:0] Color Sensor Pixel Order | -   | 0x02             |
|         |       |                   |      | 0 – GR                         |     |                  |
|         |       |                   |      | 1 – RG<br>2 – BG               |     |                  |
|         |       |                   | ^ /  | 3 - GB                         |     |                  |

### 9.2 Sensor mode control

| Address | Byte  | Register name         | Туре | Description                                                                                                                    | СМИ      | Default<br>(Hex) |
|---------|-------|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------|------------------|
| 0x0100  | [2:0] | MODE_SELECT           | RW   | [2:0] Sensor mode selection 000: Standby 001: Streaming 011: Streaming 2 (Output N frames) 101: Streaming 3 (Hardware Trigger) | <u>)</u> | 0x00             |
| 0x0101  | [1:0] | IMAGE_ORIENTATIO<br>N | RW   | Image Orientation<br>[0]:Horizontal Mirror En<br>[1]:Vertical Flip Enable                                                      | Y        | 0x00             |
| 0x0103  | [0]   | SW_RESET              | WO   | software reset                                                                                                                 | -        | 0xFF             |
| 0x0104  | [0]   | GRP_PARAM_HOLD        | WO   | Group parameter hold<br>0 – consume<br>1 – hold                                                                                | -        | 0xFF             |

# 9.3 Sensor exposure gain control

| Address | Byte  | Register name            | Туре | Description                                    | CMU | Default<br>(Hex) |
|---------|-------|--------------------------|------|------------------------------------------------|-----|------------------|
| 0x0202  | [7:0] | INTEGRATION_H<br>[15:8]  | RW   | Coarse integration time in lines (16-bit UINT) | Y   | 0x01             |
| 0x0203  | [7:0] | INTEGRATION_L [7:0]      | RW   |                                                | Y   | 0x08             |
| 0x0205  | [6:4] | ANALOG_ GAIN             | RW   | Analog Global Gain code (8-bit UINT)           | Y   | 0x00             |
| 0x020E  | [1:0] | DIGITAL_ GAIN_H<br>[9:8] | RW   | Digital Global Gain code (8-bit UINT)          | Y   | 0x01             |
| 0x020F  | [7:2] | DIGITAL_ GAIN_L<br>[7:2] | RW   |                                                | Y   | 0x00             |



# 9.4 Frame timing control

| Address | Byte  | Register name                   | Туре | Description                      | СМИ | Default<br>(Hex) |
|---------|-------|---------------------------------|------|----------------------------------|-----|------------------|
| 0x0340  | [7:0] | FRAME_LENGTH_LIN<br>ES_H [15:8] | RW   | frame_length_lines (16-bit UINT) | Y   | 0x02             |
| 0x0341  | [7:0] | FRAME_LENGTH_LIN<br>ES_L [7:0]  | RW   |                                  | Y   | 0x32             |
| 0x0342  | [7:0] | LINE_LENGTH_PCK_<br>H [15:8]    | RW   | line_length_pck (16-bit UINT)    | Y   | 0x01             |
| 0x0343  | [7:0] | LINE_LENGTH_PCK_<br>L [7:0]     | RW   |                                  | Y   | 0x72             |

## 9.5 Binning mode control

| Address | Byte  | Register name | Туре | Description                     | СМИ  | Default<br>(Hex) |
|---------|-------|---------------|------|---------------------------------|------|------------------|
| 0x0381  | [0]   | Reserved      | RW   | Set to 1                        | Υ    | 0x01             |
| 0x0383  | [1:0] | Readout_x     | RW   | Read out for x [1:0]:           | Y    | 0x01             |
|         |       |               |      | 1 : full                        |      |                  |
|         |       | ~ 0//         | 120  | 3 : Horizontal BIN2 timing      | 1/2/ |                  |
|         |       |               | 1    | enable                          |      |                  |
| 0x0385  | [0]   | Reserved      | RW   | Set to 1                        | Y    | 0x01             |
| 0x0387  | [1:0] | Readout_y     | RW   | Readout for y [1:0]:            | Y    | 0x01             |
|         |       |               |      | 1 : full                        |      |                  |
|         |       |               |      | 3 : Veritcal BIN2 timing enable |      |                  |
| 0x0390  | [1:0] | BINNING_MODE  | RW   | [0] Vertical Binning            | Y    | 0x00             |
|         |       |               |      | [1] Horizontal Binning          |      |                  |

# 9.6 Test pattern control

|   | Address | Byte | Register name   | Туре | Description               | СМИ | Default<br>(Hex) |
|---|---------|------|-----------------|------|---------------------------|-----|------------------|
|   | 0x0601  | 7:0] | TEST_PATTERN_MO | RW   | Test Pattern Mode         | -   | 0x00             |
| ı | ).      |      | DE              |      | [0] : test pattern enable |     |                  |
| 1 |         |      |                 |      | [4] : mode selection      |     |                  |
|   |         |      |                 | (()) | 0 : color bar             |     |                  |
| 1 |         |      |                 |      | 1 : walking 1             |     |                  |

### 9.7 Black level control

| Address | Byte  | Register name | Туре | Description                                      | СМИ | Default<br>(Hex) |
|---------|-------|---------------|------|--------------------------------------------------|-----|------------------|
| 0x1000  | [7:0] | BLC_CFG       | RW   | blc configuration [0] : blc en                   | -   | 0x01             |
| 0x1003  | [7:0] | BLC_TGT       | RW   | Black level target 0-255                         | -   | 0x20             |
| 0x1006  | [0]   | BLI_EN        | RW   | BLI enable                                       | -   | 0x00             |
| 0x1007  | [7:0] | BLC2_TGT      | RW   | BLC2 target, set to the same level as BLC target | •   | 0x20             |





### 9.8 Sensor reserved

| Address | Byte  | Register name   | Туре | Description                                                                                                               | СМИ | Default<br>(Hex) |
|---------|-------|-----------------|------|---------------------------------------------------------------------------------------------------------------------------|-----|------------------|
| 0x1008  | [7:0] | DPC_CTRL        | RW   | DPC control [2:0]: DPC option 0: dpc off 1: option1- mono 3: option1- bayer 5: option2- bayer [3]: boundary bypass enable |     | 0x00             |
| 0x100B  | [7:0] | SINGLE_THR_HOT  | RW   | Single hot pixel threshold                                                                                                | -   | 0xFF             |
| 0x100C  | [7:0] | SINGLE_THR_COLD | RW   | Single cold pixel threshold                                                                                               | -   | 0xFF             |

# 9.9 VSYNC, HSYNC and pixel shift register

| Address | Byte  | Register name                  | Туре | Description                                     | СМИ | Default<br>(Hex) |
|---------|-------|--------------------------------|------|-------------------------------------------------|-----|------------------|
| 0x1012  | [2:0] | VSYNC_HSYNC_PIX<br>EL SHIFT EN | RW   | Shifting enable [0]: vsync shift enable         |     | 0x07             |
|         |       |                                |      | [1]: hsync shift enable [2]: pixel shift enable |     |                  |

# 9.10 Statistic control and read only

| Address | Byte  | Register name         | Туре     | Description                                                  | СМИ | Default<br>(Hex) |
|---------|-------|-----------------------|----------|--------------------------------------------------------------|-----|------------------|
| 0x2000  | [7:0] | STATISTIC_CTRL        | RW       | ROI statistic control [0] : AE stat en [1] : MD LROI stat en | -   | 0x07             |
|         | 1/6   | $\mathcal{O}(0)$      | <b>V</b> | [2] : Set to 1<br>[4] : Ave. 8/16 frame select               |     |                  |
| 0x2011  | [0]   | MD_LROI_X_START_<br>H | RW       | motion detection LROI (x start High Byte)                    | -   | 0x00             |
| 0x2012  | [7:0] | MD_LROI_X_START_<br>L | RW       | motion detection LROI (x start Low Byte)                     | -   | 0x48             |
| 0x2013  | [0]   | MD_LROI_Y_START_<br>H | RW       | motion detection LROI (y start High Byte)                    | -   | 0x00             |
| 0x2014  | [7:0] | MD_LROI_Y_START_<br>L | RW       | motion detection LROI (y start Low Byte)                     | -   | 0x70             |
| 0x2015  | [0]   | MD_LROI_X_END_H       | RW       | motion detection LROI (x end High Byte)                      | -   | 0x00             |
| 0x2016  | [7:0] | MD_LROI_X_END_L       | RW       | motion detection LROI (x end Low Byte)                       | -   | 0xDB             |
| 0x2017  | [0]   | MD_LROI_X_END_H       | RW       | motion detection LROI (y end High Byte)                      | -   | 0x00             |
| 0x2018  | [7:0] | MD_LROI_X_END_L       | RW       | motion detection LROI (y end Low Byte)                       | -   | 0xB3             |



# 9.11 Automatic exposure gain control

| Address | Byte  | Register name       | Туре | Description                                                                  | CMU      | Default<br>(Hex) |
|---------|-------|---------------------|------|------------------------------------------------------------------------------|----------|------------------|
| 0x2100  | [7:0] | AE_CTRL             | RW   | AE Control loop enable [0] : AE en                                           |          | 0x01             |
| 0x2101  | [7:0] | AE_TARGET_MEAN      | RW   | AE target mean                                                               | -        | 0x3C             |
| 0x2102  | [7:0] | AE_MIN_MEAN         | RW   | AE min mean                                                                  | -        | 0x0A             |
| 0x2103  | [7:0] | CONVERGE_IN_TH      | RW   | Converge in threshold                                                        | -        | 0x03             |
| 0x2104  | [7:0] | CONVERGE_OUT_T<br>H | RW   | Converge out threshold                                                       | -        | 0x05             |
| 0x2105  | [7:0] | MAX_INTG_H          | RW   | Maximum INTG High Byte                                                       | -        | 0x01             |
| 0x2106  | [7:0] | MAX_INTG_L          | RW   | Maximum INTG Low Byte                                                        | -        | 0x54             |
| 0x2107  | [7:0] | MIN_INTG            | RW   | Minimum INTG                                                                 | -        | 0x02             |
| 0x2108  | [7:0] | MAX_AGAIN_FULL      | RW   | Maximum Analog gain in full frame mode                                       | -        | 0x03             |
| 0x2109  | [7:0] | MAX_AGAIN_BIN2      | RW   | Maximum Analog gain in bin2 mode                                             | -        | 0x04             |
| 0x210A  | [7:0] | MIN_AGAIN           | RW   | Minimum Again                                                                | -        | 0x00             |
| 0x210B  | [7:0] | MAX_DGAIN           | RW   | Maximum Dgain                                                                | <b>△</b> | 0xC0             |
| 0x210C  | [7:0] | MIN_DGAIN           | RW   | Minimum Dgain                                                                | <u> </u> | 0x40             |
| 0x210D  | [7:0] | DAMPING_FACTOR      | RW   | Damping factor                                                               | 131      | 0x20             |
| 0x210E  | [7:0] | FS_CTRL             | RW   | Flicker Step control [0] : FS en [1] : frequency selection 0 : 50Hz 1 : 60Hz | 0)3      | 0x03             |
| 0x210F  | [7:0] | FS_60HZ_H           | RW   | Flicker Step 60Hz parameter<br>High Byte                                     | -        | 0x00             |
| 0x2110  | [7:0] | FS_60HZ_L           | RW   | Flicker Step 60Hz parameter<br>Low Byte                                      | -        | 0x3C             |
| 0x2111  | [7:0] | FS_50HZ_H           | RW   | Flicker Step 50Hz parameter<br>High Byte                                     | -        | 0x00             |
| 0x2112  | [7:0] | FS_50HZ_L           | RW   | Flicker Step 50Hz parameter<br>Low Byte                                      | -        | 0x32             |
| 0x2113  | [7:0] | FS_HYST_TH          | RW   | Flicker Step hysteresis threshold                                            | -        | 0x66             |

# 9.12 Motion detection control

| Address | Byte  | Register name   | Туре | Description                                              | СМИ | Default<br>(Hex) |
|---------|-------|-----------------|------|----------------------------------------------------------|-----|------------------|
| 0x2150  | [7:0] | MD_CTRL         | RW   | Motion Detection control [0] : MD LROI en [1] : Set to 1 | -   | 0x03             |
| 0x2153  | [0]   | I2C_CLEAR       | WO   | I2c clear                                                | •   | 0x00             |
| 0x2155  | [7:0] | WMEAN_DIFF_TH_H | RW   | wMean difference threshold H                             | 1   | 0x7D             |
| 0x2156  | [7:0] | WMEAN_DIFF_TH_M | RW   | wMean difference threshold M                             | 1   | 0x4B             |
| 0x2157  | [7:0] | WMEAN_DIFF_TH_L | RW   | wMean difference threshold L                             | -   | 0x05             |
| 0x2158  | [7:0] | MD_THH          | RW   | MD threshold H                                           | -   | 0x80             |
| 0x2159  | [7:0] | MD_THM1         | RW   | MD threshold M1                                          | -   | 0x32             |
| 0x215A  | [7:0] | MD_THM2         | RW   | MD threshold M2                                          | -   | 0x19             |
| 0x215B  | [5:0] | MD_THL          | RW   | MD threshold L                                           | 1   | 0x03             |



# 9.13 Sensor timing control

| Address | Byte  | Register name                 | Туре | Description                                                                                               | СМИ          | Default<br>(Hex) |
|---------|-------|-------------------------------|------|-----------------------------------------------------------------------------------------------------------|--------------|------------------|
| 0x3010  | [7:0] | QVGA_WIN_EN                   | RW   | [0]: QVGA enable                                                                                          | Y            | 0x00             |
| 0x3011  | [6:0] | SIX_BIT_MODE_EN               | RW   | [0] : 6 bit mode enable<br>[6:4] : Reserved                                                               | · -          | 0x70             |
| 0x3020  | [7:0] | PMU_PROGRAMMAB<br>LE_FRAMECNT | RW   | PMU AutoSleep Framecnt                                                                                    | -            | 0x00             |
| 0x3022  | [4:0] | ADVANCE_VSYNC                 | RW   | Advance VSYNC field from 0 to 20 (1LSB=1 Row period)                                                      | -            | 0x02             |
| 0x3023  | [5:0] | ADVANCE_HSYNC                 | RW   | Advance Hsync field from 0 to 20 (1LSB=1 Pixel Clock)                                                     | -            | 0x02             |
| 0x3035  | [7]   | EARLY_GAIN                    | RW   | Applies gain in N+1 frame if<br>Integration is not updated in the<br>same CMU frame<br>[7]: early_gain_en | <del>-</del> | 0xF3             |

### 9.14 IO and clock control

| Address | Byte  | Register name                  | Туре | Description                                                                                                                                               | СМИ  | Default<br>(Hex) |
|---------|-------|--------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|
| 0x3059  | [7:0] | BIT_CONTROL                    | RW   | Interface bit width control [4:0] : Reserved [5] : serial_en [6] : 4-bit enable                                                                           | 3)-2 | 0x02             |
| 0x3060  | [7:0] | OSC_CLK_BIV                    | RW   | Clock divider, gating and LDO control [1:0]: vt_sys_div 00:/8 01:/4 10:/2 11: /1 [3:2]: vt_reg_div 00:/4 01:/8 10:/1 11: /2 [4]: msb_en [5]: gated_clk_en | -    | 0x0A             |
| 0x3061  | [7:0] | ANA_Register_11                | RW   | [6] : dvdd_ldo_en_d [3:1]: ldo_stb_d [5]: main LDO power down enable                                                                                      | -    | 0x00             |
| 0x3062  | [7:0] | IO_DRIVE_STR                   | RW   | IO drive strength control [3:0]: PCLKO [7:4]: D[0]                                                                                                        | -    | 0x00             |
| 0x3063  | [3:0] | IO_DRIVE_STR2                  | RW   | IO drive strength control [3:0]: D[3:1]                                                                                                                   | -    | 0x00             |
| 0x3064  | [2]   | ANA_Register_14                | RW   | Trigger SYNC mode enable [2] : Trigger SYNC mode enable                                                                                                   | -    | 0x00             |
| 0x3065  | [1:0] | OUTPUT_PIN_STATU<br>S_ CONTROL | RW   | Output pin status control [1:0]                                                                                                                           | -    | 0x00             |
| 0x3067  | [1:0] | ANA_Register_17                | RW   | [0]: OSC MCLK switch 0: MCLK mode en 1: OSC mode en [1]: Trigger signal sync with MCLK polarity 0: rising edge 1: falling edge                            | -    | 0x00             |
| 0x3068  | [0]   | PCLK_POLARITY                  | RW   | PCLKO Polarity [0] : pclk_polarity 0 : rising edge 1 : falling edge [7:4]: Reserved                                                                       | -    | 0x20             |



# 9.15 I2C slave registers

| Address | Byte  | Register name | Туре | Description                                                        | СМИ      | Default<br>(Hex) |
|---------|-------|---------------|------|--------------------------------------------------------------------|----------|------------------|
| 0x3400  | [0]   | I2C_ID_SEL    | RW   | [0] : I2C ID Selection<br>0 : Vender defined.<br>1 : User defined. | <u>-</u> | 0x00             |
| 0x3401  | [6:0] | I2C_ID_REG    | RW   | [6:0] : User defined I2C ID                                        | -        | 0x30             |



# 10. Electrical Specification

### 10.1 Absolute maximum ratings

| Boro                    | meter            | Symbol                  | Spec.  |      |                          | Unit |
|-------------------------|------------------|-------------------------|--------|------|--------------------------|------|
| Fala                    | ineter           | Symbol                  | Min.   | Тур. | Max.                     | Oiil |
| Ambient storage temper  | ature            | T <sub>ST</sub>         | -30    | -    | 85                       | °C   |
| Operating temperature ( |                  | T <sub>OP</sub>         | -20    | •    | 85                       | ပ္   |
| Stable image temperatu  | T <sub>SI</sub>  | 0                       | -      | 60   | ၁                        |      |
| Analog supply voltage   |                  | $V_{DD-A\_MAX}$         | -0.3   | -    | 4.0                      | V    |
| Digital supply voltage  |                  | $V_{DD-D\_MAX}$         | -0.3   | -    | 2.0                      | V    |
| IO supply voltage       |                  | $V_{\text{DD-IO\_MAX}}$ | -0.3   | 1    | 4.0                      | ٧    |
| DC input voltage        |                  | DC <sub>IN</sub>        | -0.3   | -    | V <sub>DD-IO</sub> + 0.3 | ٧    |
| ESD rating              | Human Body Model | ESD                     |        | 2000 | -                        | V    |
| ESD rating              | Machine Model    | ESD                     | \Y/\). | 200  | -                        | V    |

**Note:** (1) The sensor will produce stable images within the temperature range and the operating limits of the electrical specification. The image quality is not guaranteed when operating the sensor beyond the stable image temperature specification.

Table 10.1: Absolute maximum ratings

## 10.2 Operating voltages

| Dox                    | omotor. |   | Cumbal                |      | Spec.      |      | I Imi4 |
|------------------------|---------|---|-----------------------|------|------------|------|--------|
| Par                    | ameter  |   | Symbol                | Min. | Тур.       | Max. | Unit   |
| Analog supply voltage  |         |   | $V_{DD-A}$            | 2.6  | 2.8        | 3.0  | V      |
| Digital supply voltage |         | 7 | $V_{DD-D}$            | 1.35 | 1.5        | 1.65 | V      |
| LDO supply voltage     |         | 1 | $V_{DD\text{-}LDOIN}$ | 1.7  | 1.8 or 2.8 | 3.0  | V      |
| IO supply voltage      |         |   | $V_{DD-IO}$           | 1.7  | 1.8 or 2.8 | 3.0  | V      |

**Table 10.2: Operating voltages** 

<sup>(2)</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Operating Conditions" are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



### 10.3 DC characteristics

The power consumptions are measured in sense ( $C_L = 5pF$ ).

| Davamatar                     | Cymphol                  | Condition                                                                                              |                        | Spec. |                          | Unit |
|-------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------|------------------------|-------|--------------------------|------|
| Parameter                     | Symbol                   | Condition                                                                                              | Min.                   | Тур.  | Max.                     | Unit |
| <b>Average Current Consur</b> | nption                   |                                                                                                        |                        |       |                          |      |
|                               | I <sub>DD-AVDD1</sub>    | External Internal LDO Mode,<br>8-bit RAW, QVGA @ 60fps,                                                |                        | 271   | -                        |      |
| Active current 1              | I <sub>DD-DVDD1</sub>    | PCLKO gated,                                                                                           |                        | 1201  | -                        | μΑ   |
|                               | I <sub>DD-IOVDD1</sub>   | $V_{DD-A} = 2.8V, V_{DD-D} = 1.5V,$<br>$V_{DD-IO} = 1.8V$                                              | -                      | 287   | -                        |      |
| Active current 2              | I <sub>DD-AVDD2</sub>    | Internal LDO Mode,<br>8-bit RAW, QVGA @ 60fps,                                                         |                        | 278   | -                        | μA   |
| Active current 2              | I <sub>DD-IOVDD2</sub>   | PCLKO gated,<br>$V_{DD-A} = 2.8V$ , $V_{DD-IO} = 2.8V$                                                 |                        | 1746  | -                        | μΑ   |
| Standby current 1             | I <sub>DD-STANDBY1</sub> | External Internal LDO Mode,<br>$V_{DD-A} = 2.8V$ , $V_{DD-D} = 1.5V$ ,<br>$V_{DD-IO} = 1.8V$ , MCLK on |                        | 105.7 | -                        | μΑ   |
| Standby current 2             | I <sub>DD-STANDBY2</sub> | $V_{DD-IO} = 1.8V$ , MCLK off                                                                          | - <                    | 3     | ) -                      | μA   |
| Standby current 3             | I <sub>DD-STANDBY3</sub> | Internal LDO Mode,<br>$V_{DD-A} = 2.8V$ , $V_{DD-IO} = 2.8V$ ,<br>MCLK on                              | $\Rightarrow \bigcirc$ | 142.3 | -                        | μΑ   |
| Standby current 4             | I <sub>DD-STANDBY4</sub> | Internal LDO Mode,<br>$V_{DD-A} = 2.8V$ , $V_{DD-IO} = 2.8V$ ,<br>MCLK off                             | 9                      | 25.1  | -                        | μΑ   |
| Digital Inputs (MCLK, TR      | IG, SCL)                 |                                                                                                        |                        |       |                          |      |
| Input voltage low             | VIL                      | (0)                                                                                                    | GND –<br>0.3           | -     | 0.3V <sub>DD-IO</sub>    | V    |
| Input voltage high            | ViH                      |                                                                                                        | 0.7V <sub>DD-IO</sub>  | -     | V <sub>DD-IO</sub> + 0.3 | V    |
| Input capacitance             | C <sub>IN</sub>          |                                                                                                        |                        | 4     | -                        | рF   |
| Digital Output                |                          |                                                                                                        |                        |       |                          |      |
| Output voltage low            | V <sub>OL</sub>          |                                                                                                        | -                      | -     | $0.2V_{DD-IO}$           | V    |
| Output voltage high           | V <sub>OH</sub>          |                                                                                                        | $0.8V_{DD-IO}$         | -     | -                        | V    |
| Output capacitance            | C <sub>OUT</sub>         | -                                                                                                      | -                      | 4     | -                        | pF   |
| Output resistance             | R <sub>OUT</sub>         | · · ·                                                                                                  | -                      | 1     | -                        | Ω    |
| Tri-state leakage current     | l <sub>oz</sub>          | -                                                                                                      | -                      | -     | 10                       | μΑ   |

Table 10.3: DC characteristics

# 10.4 Master clock input (MCLK)

| Parameter              | Symbol               | Condition |      | Spec. |      | Unit  |
|------------------------|----------------------|-----------|------|-------|------|-------|
| Parameter Symbol       |                      | Condition | Min. | Тур.  | Max. | Offic |
| Input frequency        | MCLK                 | -         | 3    | -     | 36   | MHz   |
| Input clock duty cycle | MCLK <sub>DUTY</sub> | -         | 45   | -     | 55   | %     |

Table 10.4: Master Clock (MCLK) timing



### 10.5 Serial bus characteristics

| Parameter                    | Symbol                | Condition                                                  |                                    | Spec.                                  |                                     | Unit |
|------------------------------|-----------------------|------------------------------------------------------------|------------------------------------|----------------------------------------|-------------------------------------|------|
| Parameter                    | Symbol                | Condition                                                  | Min.                               | Тур.                                   | Max.                                | Onit |
| Input clock frequency        | F <sub>SCL</sub>      | -                                                          | 100                                |                                        | 400                                 | kHz  |
| Input clock period           | t <sub>SCL</sub>      | 1                                                          | 2.5                                |                                        | 10                                  | μs   |
| Input clock duty cycle       | -                     | -                                                          | 40                                 | 50                                     | 60                                  | %    |
| Rise time of SCL/SDA         | t <sub>RT</sub>       | 1                                                          |                                    | ,                                      | 0.12T <sub>SCL</sub> <sup>(1)</sup> | ns   |
| Fall time of SCL/SDA         | t <sub>FT</sub>       | 1                                                          | -                                  | -                                      | 0.12T <sub>SCL</sub> <sup>(1)</sup> | ns   |
| Start setup time             | t <sub>HD_SU</sub>    | Write                                                      | T <sub>MCLK</sub> <sup>(2)</sup>   | ı                                      | -                                   | ns   |
| Start hold time              | t <sub>HD_STA</sub>   | Write                                                      | 3T <sub>MCLK</sub> <sup>(2)</sup>  | ı                                      | -                                   | ns   |
| Data hold time               | t <sub>HD_DAT</sub>   | Write                                                      | 5                                  | ı                                      | -                                   | ns   |
| Data setup time              | t <sub>SU_DAT</sub>   | Write                                                      | 3T <sub>MCLK</sub> <sup>(2)</sup>  | 1                                      | -                                   | ns   |
| Stop setup time              | t <sub>SU_STP</sub>   | Write                                                      | 3T <sub>MCLK</sub> <sup>(2)</sup>  | -                                      | -                                   | ns   |
| Stop hold time               | t <sub>HD STP</sub>   | Write                                                      | T <sub>MCLK</sub> <sup>(2)</sup>   |                                        | -                                   | ns   |
| Data hold time               | t <sub>HD DATR</sub>  | Read                                                       | $3T_{MCLK}^{(2)}$                  | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | -                                   | ns   |
| Data setup time              | t <sub>SU_DATR</sub>  | Read                                                       | $T_{SCL}^{(1)}/2$ - $t_{HD\_DATR}$ | 5                                      | -                                   | ns   |
| SDA maximum load capacitance | C <sub>SDA_LOAD</sub> | <i>N</i> ) - (                                             | 11:00                              | - ^                                    | 4.2                                 | pF   |
| SDA pull-up resistor         | R <sub>SDA</sub>      | ~/ - </td <td>500</td> <td>-(</td> <td>71-</td> <td>Ω</td> | 500                                | -(                                     | 71-                                 | Ω    |

Note: (1) T<sub>SCL</sub> = Cycle time of SCL. (2) T<sub>MCLK</sub> = Cycle time of MCLK.

Table 10.5: Serial bus interface timing



Figure 10.1: 2-Wire serial interface timing diagram

## 10.6 Parallel interface timing characteristics

Conditions:  $T_A = 25^{\circ}C$ ,  $C_L = 5pF$ ,  $F_{PLCKO} = 12MHz$ 



Figure 10.2: 4-bit parallel video interface timing diagram

|                                                      |                  |      | $\overline{}$ |            |       |
|------------------------------------------------------|------------------|------|---------------|------------|-------|
| Parameter                                            | Symbol           |      | Spec.         |            | Unit  |
| Farameter                                            | Syllibol         | Min. | Тур.          | Max.       | Ollit |
| PCLKO period                                         | $T_{PLCKO}$      | )    | 83.29         | <b>V</b> - | ns    |
| PCLKO rise time                                      | T <sub>PRT</sub> | (-0  | 14.35         | -          | ns    |
| PCLKO fall time                                      | T <sub>PFT</sub> |      | 10.53         | -          | ns    |
| PCLKO falling edge to HSYNC, VSYNC rising edge delay | T□               |      | 69.6          | -          | ns    |
| PCLKO falling edge to DATA transition delay          | $T_DD$           | )-)  | 88            | -          | ns    |
| Data bus setup time                                  | T <sub>SU</sub>  |      | 37.2          | -          | ns    |
| Data bus hold time                                   | $T_{HD}$         | -    | 43.6          | -          | ns    |

Table 10.6: 4-bit parallel video interface timing

## 10.7 Serial interface timing characteristics

Conditions:  $T_A = 25^{\circ}C$ ,  $C_L = 5pF$ ,  $F_{PLCKO} = 36MHz$ 



Figure 10.3: Serial video interface timing diagram

|                                                      |                  |      | 7 1   |      |       |
|------------------------------------------------------|------------------|------|-------|------|-------|
| Parameter                                            | Symbol           |      |       | Unit |       |
| Farameter                                            | Symbol           | Min. | Тур.  | Max. | Offic |
| PCLKO period                                         | $T_{PLCKO}$      |      | 27.78 | -    | ns    |
| PCLKO rise time                                      | $T_{PRT}$        | (-(  | 6.19  | -    | ns    |
| PCLKO fall time                                      | T <sub>PFT</sub> |      | 5.72  | -    | ns    |
| PCLKO falling edge to HSYNC, VSYNC rising edge delay | $T_D$            |      | 23.4  | -    | ns    |
| PCLKO falling edge to DATA transition delay          | $T_DD$           | 7    | 31.2  | -    | ns    |
| Data bus setup time                                  | T <sub>SU</sub>  | )    | 11.5  | -    | ns    |
| Data bus hold time                                   | $T_{HD}$         | -    | 15.2  | -    | ns    |

Table 10.7: Serial video interface timing

# 11. Sensor Chief Ray Angle (CRA)



Figure 11.1: Lens CRA profile

| _         |                   |              |
|-----------|-------------------|--------------|
| Field (%) | Image Height (mm) | CRA (degree) |
| 0.00      | 0                 | 0.00         |
| 0.10      | 0.08              | 2.87         |
| 0.20      | 0.16              | 5.77         |
| 0.30      | 0.24              | 8.74         |
| 0.40      | 0.32              | 11.75        |
| 0.50      | 0.4               | 14.80        |
| 0.60      | 0.48              | 17.86        |
| 0.70      | 0.56              | 20.93        |
| 0.80      | 0.64              | 23.99        |
| 0.90      | 0.72              | 27.04        |
| 1,00      | 0.8               | 30.05        |

Table 11.1: CRA profile

# 12. Quantum Efficiency (QE)



Figure 12.1: QE (Monochrome)



Figure 12.2: QE (Bayer)